

January 2014

# FSQ510 / FSQ510MX Green Mode Fairchild Power Switch (FPS™) for Valley Switching Converter – *Low EMI and High Efficiency*

#### Features

- Uses an LDMOS Integrated Power Switch
- Optimized for Valley Switching Converter (VSC)
- Low EMI through Variable Frequency Control and Inherent Frequency Modulation
- High Efficiency through Minimum Drain Voltage Switching
- Extended Valley Switching for Wide Load Ranges
- Small Frequency Variation for Wide Load Ranges
- Advanced Burst-Mode Operation for Low Standby Power Consumption
- Pulse-by-Pulse Current Limit
- Protection Functions: Overload Protection (OLP), Internal Thermal Shutdown (TSD) with Hysteresis
- Under-Voltage Lockout (UVLO) with Hysteresis
- Internal Startup Circuit
- Internal High-Voltage SenseFET: 700 V
- Built-in Soft-Start: 5 ms

### Applications

 Auxiliary Power Supplies for LCD TV, LCD Monitor, Personal Computer, and White Goods

#### Description

A Valley Switching Converter (VSC) generally shows lower EMI and higher power conversion efficiency than a conventional hard-switched converter with a fixed switching frequency. The FSQ510 is an integrated Valley Switching Pulse Width Modulation (VS-PWM) controller and SenseFET specifically designed for offline Switch-Mode Power Supplies (SMPS) for valley switching with minimal external components. The VS-PWM controller includes an integrated oscillator, undervoltage lockout (UVLO), leading-edge blanking (LEB), optimized gate driver, internal soft-start, temperaturecompensated precise current sources for loop compensation, and self-protection circuitry.

Compared with discrete MOSFET and PWM controller solutions, the FSQ510 can reduce total cost, component count, size and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a platform for cost-effective designs of a valley switching flyback converters.

# Ordering Information

| Part<br>Number Package |                       | Our another a |                     |                                          | Output Power Table <sup>(1)</sup> |                              |                        |                              | Packing        |
|------------------------|-----------------------|---------------|---------------------|------------------------------------------|-----------------------------------|------------------------------|------------------------|------------------------------|----------------|
|                        | Operating<br>Junction | Current       | R <sub>DS(ON)</sub> | 230 V <sub>AC</sub> ± 15% <sup>(2)</sup> |                                   | 85-265 V <sub>AC</sub>       |                        |                              |                |
|                        | T derage              | Temperature   | Limit               | (Max.)                                   | Adapter <sup>(3)</sup>            | Open<br>Frame <sup>(4)</sup> | Adapter <sup>(3)</sup> | Open<br>Frame <sup>(4)</sup> | Method         |
| FSQ510                 | 7-DIP                 |               |                     |                                          |                                   |                              |                        |                              | Rail           |
| FSQ510MX               | 7-MLSOP               | -40 to +130°C | 320 mA              | <b>32</b> Ω                              | 5.5 W                             | 9 W                          | 4 W                    | 6 W                          | Tape &<br>Reel |

For Fairchild's definition of "green" Eco Status, please visit: <u>http://www.fairchildsemi.com/company/green/rohs\_green.html</u>. Notes:

- 1. The junction temperature can limit the maximum output power.
- 2. 230  $V_{AC}$  or 100/115  $V_{AC}$  with voltage doubler.
- 3. Typical continuous power with a Fairchild charger evaluation board described in this datasheet in a nonventilated, enclosed adapter housing, measured at 50°C ambient temperature.
- 4. Maximum practical continuous power for auxiliary power supplies in an open-frame design at 50°C ambient temperature.



# **Pin Configuration**



Figure 3. Pin Assignments

## **Pin Definitions**

| Pin # | Name             | Description                                                                                                                                                                                                                                                                                                                        |  |  |  |
|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1, 2  | GND              | This pin is the control ground and the SenseFET source.                                                                                                                                                                                                                                                                            |  |  |  |
| 3     | V <sub>fb</sub>  | his pin is internally connected to the inverting input of the PWM comparator. The collector of<br>opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed<br>etween this pin and GND. If the voltage of this pin reaches 4.7 V, the overload protection<br>ggers, which shuts down the FPS. |  |  |  |
| 4     | Sync             | This pin is internally connected to the sync-detect comparator for valley switching. In normal<br>valley-switching operation, the threshold of the sync comparator is 0.7 V/0.1 V.                                                                                                                                                 |  |  |  |
| 5     | Vcc              | This pin is the positive supply input. This pin provides internal operating current for both startup and steady-state operation.                                                                                                                                                                                                   |  |  |  |
| 7     | D                | High-voltage power SenseFET drain connection.                                                                                                                                                                                                                                                                                      |  |  |  |
| 8     | V <sub>str</sub> | This pin is connected directly, or through a resistor, to the high-voltage DC link. At startup, the internal high-voltage current source supplies internal bias and charges the external capacitor connected to the $V_{CC}$ pin. Once $V_{CC}$ reaches 8.7 V, the internal current source is disabled.                            |  |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol            | Parameter                                                 | Min.    | Max.                                 | Unit     |    |      |   |
|-------------------|-----------------------------------------------------------|---------|--------------------------------------|----------|----|------|---|
| V <sub>STR</sub>  | V <sub>str</sub> Pin Voltage                              |         | 500                                  | V        |    |      |   |
| V <sub>DS</sub>   | Drain Pin Voltage                                         |         | 700                                  | V        |    |      |   |
| Vcc               | Supply Voltage                                            |         | 20                                   | V        |    |      |   |
| V <sub>FB</sub>   | Feedback Voltage Range                                    | -0.3    | Internally<br>Clamped <sup>(5)</sup> | V        |    |      |   |
| V <sub>Sync</sub> | Sync Pin Voltage                                          |         | -0.3                                 | 6.5      | V  |      |   |
| Pp                | Total Power Dissipation                                   | 7-DIP   |                                      | 1.38     | W  |      |   |
| FD                | Total Power Dissipation                                   | 7-MLSOP |                                      |          | vv |      |   |
| т.                | _ Maximum Junction Temperatur                             |         | Maximum Junction Temperature         | e        |    | +150 | ŝ |
| TJ                | Recommended Operating Junction Temperature <sup>(6)</sup> |         | -40                                  | -40 +140 | °C |      |   |
| T <sub>STG</sub>  | Storage Temperature                                       |         | -55                                  | +150     | °C |      |   |

Notes:

5. V<sub>FB</sub> is internally clamped at 6.5 V (I<sub>CLAMP MAX</sub><100 µA) which has a tolerance between 6.2 V and 7.2 V.

6. The maximum value of the recommended operating junction temperature is limited by thermal shutdown.

## **Thermal Impedance**

T<sub>A</sub>=25°C unless otherwise specified. Items are tested with the standards JESD 51-2 and 51-10 (DIP).

| Symbol          | Parameter                                            | Value | Unit |  |
|-----------------|------------------------------------------------------|-------|------|--|
| 7-DIP, 7-MLSOP  |                                                      |       |      |  |
| θ <sub>JA</sub> | Junction-to-Ambient Thermal Impedance <sup>(7)</sup> | 90    | °C/W |  |
| θ」              | Junction-to-Case Thermal Impedance <sup>(8)</sup>    | 13    | °C/W |  |

Notes:

7. Free-standing with no heatsink; without copper clad; measurement condition - just before junction temperature T<sub>J</sub> enters into TSD.

8. Measured on the DRAIN pin close to plastic interface.

# **Electrical Characteristics**

 $T_J=25^{\circ}C$  unless otherwise specified.

| Symbol              | Parameter                                       | Conditions                                                                        | Min. | Тур. | Max.  | Unit |
|---------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|------|------|-------|------|
| SenseFET            | Section                                         |                                                                                   | 1    |      |       |      |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage                  | V <sub>CC</sub> =0 V, I <sub>D</sub> =100 μA                                      | 700  |      |       | V    |
| I <sub>DSS</sub>    | Zero-Gate-Voltage Drain Current                 | V <sub>DS</sub> =700 V                                                            |      |      | 150   | μA   |
| <b>D</b>            |                                                 | T <sub>J</sub> =25°C, I <sub>D</sub> =180 mA                                      |      | 28   | 32    | Ω    |
| R <sub>DS(ON)</sub> | Drain-Source On-State Resistance                | T <sub>J</sub> =100°C, I <sub>D</sub> =180 mA                                     |      | 42   | 48    | Ω    |
| CISS                | Input Capacitance <sup>(9)</sup>                | V <sub>GS</sub> =11 V                                                             |      | 96   |       | pF   |
| C <sub>OSS</sub>    | Output Capacitance <sup>(9)</sup>               | V <sub>DS</sub> =40 V                                                             |      | 28   |       | pF   |
| tr                  | Rise Time <sup>(9)</sup>                        | V <sub>DS</sub> =350 V, I <sub>D</sub> =25 mA                                     |      | 100  |       | ns   |
| t <sub>f</sub>      | Fall Time <sup>(9)</sup>                        | V <sub>DS</sub> =350 V, I <sub>D</sub> =25 mA                                     |      | 50   |       | ns   |
| Control Sec         | ction                                           |                                                                                   |      |      |       |      |
| f <sub>S</sub>      | Initial Switching Frequency                     | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5 V, V <sub>sync</sub> =0 V               | 87.7 | 94.3 | 100.0 | kHz  |
| ∆fs                 | Switching Frequency Variation <sup>(9)</sup>    | -25°C < T <sub>J</sub> < 125°C                                                    |      | ±5   | ±8    | %    |
| IFB                 | Feedback Source Current                         | V <sub>CC</sub> =11 V, V <sub>FB</sub> =0 V                                       | 200  | 225  | 250   | μA   |
| t <sub>B</sub>      | Switching Blanking Time                         | V <sub>CC</sub> =11 V, V <sub>FB</sub> =1 V,<br>V <sub>sync</sub> Frequency Sweep | 7.2  | 7.6  | 8.2   | μS   |
| tw                  | Valley Detection Window Time <sup>(9)</sup>     |                                                                                   |      | 3.0  |       | μS   |
| D <sub>MAX</sub>    | Maximum Duty Ratio                              | V <sub>CC</sub> =11 V, V <sub>FB</sub> =3 V                                       | 54   | 60   | 66    | %    |
| D <sub>MIN</sub>    | Minimum Duty Ratio                              | V <sub>CC</sub> =11 V, V <sub>FB</sub> =0 V                                       |      |      | 0     | %    |
| VSTART              |                                                 | V <sub>FB</sub> =0 V, V <sub>CC</sub> Sweep                                       | 8.0  | 8.7  | 9.4   | V    |
| V <sub>STOP</sub>   | UVLO Threshold Voltage                          | After Turn-on, V <sub>FB</sub> =0 V                                               | 6.0  | 6.7  | 7.4   | V    |
| t <sub>S/S</sub>    | Internal Soft-Start Time                        | V <sub>STR</sub> =40 V, V <sub>CC</sub> Sweep                                     | 3    | 5    | 7     | ms   |
| Burst-Mode          | e Section                                       |                                                                                   |      |      |       |      |
| V <sub>BURH</sub>   |                                                 | V <sub>CC</sub> =11 V, V <sub>FB</sub> Sweep                                      | 0.75 | 0.85 | 0.95  | V    |
| $V_{\text{BURL}}$   | Burst-Mode Voltage                              |                                                                                   | 0.65 | 0.75 | 0.85  | V    |
| HYS                 |                                                 |                                                                                   |      | 100  |       | mV   |
| Protection          | Section                                         |                                                                                   |      |      |       |      |
| I <sub>LIM</sub>    | Peak Current Limit                              | di/dt=90 mA/µs                                                                    | 280  | 320  | 360   | mA   |
| $V_{SD}$            | Shutdown Feedback Voltage                       | $V_{DS}$ =40 V, $V_{CC}$ =11 V, $V_{FB}$ Sweep                                    | 4.2  | 4.7  | 5.2   | V    |
| IDELAY              | Shutdown Delay Current                          | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5 V                                       | 3.5  | 4.5  | 5.5   | μA   |
| t <sub>LEB</sub>    | Leading-Edge Blanking Time <sup>(9)</sup>       |                                                                                   |      | 360  |       | ns   |
| T <sub>SD</sub>     |                                                 |                                                                                   | 130  | 140  | 150   | °C   |
| HYS                 | - Thermal Shutdown Temperature <sup>(9)</sup>   |                                                                                   |      | 60   |       | °C   |
| Synchrono           | us Section                                      |                                                                                   | 1    |      |       | -    |
| V <sub>SH</sub>     |                                                 | V <sub>CC</sub> =11 V, V <sub>FB</sub> =1 V                                       | 0.55 | 0.70 | 0.85  | V    |
| VSI                 | Synchronous Threshold Voltage                   | $V_{CC}=11 \text{ V}, \text{ V}_{FB}=1 \text{ V}$                                 | 0.05 | 0.10 | 0.15  | v    |
| t <sub>Sync</sub>   | Synchronous Delay Time                          |                                                                                   | 180  | 200  | 220   | ns   |
| Total Devic         | , ,                                             |                                                                                   |      |      |       |      |
| I <sub>OP</sub>     | Operating Supply Current<br>(Control Part Only) | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5.5 V                                     |      | 0.8  | 1.0   | mA   |
| I <sub>CH</sub>     | Startup Charging Current                        | V <sub>CC</sub> =V <sub>FB</sub> =0 V,V <sub>STR</sub> =40 V                      | 1    | 1.0  | 1.2   | mA   |
|                     |                                                 |                                                                                   | 1    |      | 1     |      |

FSQ510 / FSQ510MX — Green Mode Fairchild Power Switch (FPS™) for Valley Switching Converter

Note:

9. These parameters, although guaranteed, are not 100% tested in production.

## Comparison between FSD210B and FSQ510

| Function                                                                                                    | FSD210B                   | FSQ510                                                                        | Advantages of FSQ510                                                                             |  |
|-------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|
| Control Mode                                                                                                | Control Mode Voltage Mode |                                                                               | Fast Response<br>Easy-to-Design Control Loop                                                     |  |
| Operation Method Constant Frequency PWM                                                                     |                           | Valley Switching<br>Operation                                                 | Turn-on at Minimum Drain Voltage<br>High Efficiency and Low EMI                                  |  |
| EMI Reduction Frequency<br>Method Modulation                                                                |                           | Valley Switching                                                              | Frequency Variation Depending on the Ripple<br>of DC Link Voltage<br>High Efficiency and Low EMI |  |
| Soft-Start 3 ms (Built-in)                                                                                  |                           | 5ms (Built-in)                                                                | Longer Soft-Start Time                                                                           |  |
| Protection TSD                                                                                              |                           | TSD with Hysteresis                                                           | Enhanced Thermal Shutdown Protection                                                             |  |
| Power Balance                                                                                               | Long T <sub>CLD</sub>     | Short T <sub>CLD</sub>                                                        | Small Difference of Input Power between the<br>Low and High Input Voltage Cases                  |  |
| Power Ratings<br>Power Ratings<br>Less than 5 W<br>Under Open-Fran<br>Condition at the<br>Universal Line In |                           | More than 6 W<br>Under Open-Frame<br>Condition at the<br>Universal Line Input | More Output Power Rating Available due to the Valley Switching                                   |  |





#### **Functional Description**

**1. Startup:** At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_a$ ) connected to the  $V_{CC}$  pin, as illustrated in Figure 13. When  $V_{CC}$  reaches 8.7 V, the FPS begins switching and the internal high-voltage current source is disabled. The FPS continues normal switching operation and the power is supplied from the auxiliary transformer winding unless  $V_{CC}$  goes below the stop voltage of 6.7 V.



Figure 13. Startup Block

**2. Feedback Control**: This device employs currentmode control, as shown in Figure 14. An opto-coupler (such as the FOD817) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the R<sub>sense</sub> resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the shunt regulator exceeds the internal reference voltage of 2.5 V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing the drain current. This typically occurs when the input voltage is increased or the output load is decreased.

**2.1 Pulse-by-Pulse Current Limit**: Because currentmode control is employed, the peak current through the SenseFET is limited by the inverting input of PWM comparator (V<sub>FB</sub>\*), as shown in Figure 14. Assuming that the 225  $\mu$ A current source flows only through the internal resistor (6R + R=12.6k $\Omega$ ), the cathode voltage of diode D2 is about 2.8 V. Since D1 is blocked when the feedback voltage (V<sub>FB</sub>) exceeds 2.8 V, the maximum voltage of the cathode of D2 is clamped at this voltage, clamping V<sub>FB</sub>\*. Therefore, the peak value of the current through the SenseFET is limited. **2.2 Leading-Edge Blanking (LEB)**: At the instant the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the  $R_{sense}$  resistor would lead to incorrect feedback operation in the current mode VS-PWM control. To counter this effect, the FPS employs a leading-edge blanking (LEB) circuit to inhibit the VS-PWM comparator for a short time ( $t_{LEB}$ ) after the SenseFET is turned on.



igure 14. Valley Switching Pulse-Width Modulation (VS-PWM) Circuit

**3.** Synchronization: The FSQ510 employs a valleyswitching technique to minimize the switching noise and loss. The basic waveforms of the valley switching converter are shown in Figure 15. To minimize the MOSFET switching loss, the MOSFET should be turned on when the drain voltage reaches its minimum value, as shown in Figure 15. The minimum drain voltage is indirectly detected by monitoring the V<sub>CC</sub> winding voltage, as shown in Figure 15.





4. Protection Circuits: The FSQ510 has two selfprotective functions, overload protection (OLP) and thermal shutdown (TSD). The protections are implemented as auto-restart mode. Once the fault condition is detected, switching is terminated and the SenseFET remains off. This causes V<sub>CC</sub> to fall. When V<sub>CC</sub> falls down to the under-voltage lockout (UVLO) stop voltage of 6.7 V, the protection is reset and the startup circuit charges the V<sub>CC</sub> capacitor. When V<sub>CC</sub> reaches the start voltage of 8.7 V, the FSQ510 resumes normal operation. If the fault condition is not removed, the SenseFET remains off and V<sub>CC</sub> drops to stop voltage again. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Because these protection circuits are fully integrated into the IC without external components, reliability is improved without increasing cost.



Figure 16. Auto Restart Protection Waveforms

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in the normal operation, the overload protection circuit can be triggered during the load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current limit capability, the maximum peak current through the SenseFET is limited and, therefore, the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage (Vo) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, increasing the feedback voltage (V<sub>FB</sub>). If V<sub>FB</sub> exceeds 2.8 V, D1 is blocked and the 5 µA current source starts to charge C<sub>B</sub> slowly up. In this condition, VFB continues increasing until it reaches 4.7 V, when the switching operation is terminated, as shown in Figure 17. The delay time for shutdown is the time required to charge  $C_B$  from 2.8 V to 4.7 V with 5 µA. A 20 ~ 50 ms delay time is typical for

most applications. This protection is implemented in auto-restart mode.



Figure 17. Overload Protection

**4.2 Thermal Shutdown (TSD)**: The SenseFET and the control IC on a die in one package make it easy for the control IC to detect the abnormal over temperature of the SenseFET. If the temperature exceeds approximately 140°C, the thermal shutdown triggers and the FPS stops operation. The FPS operates in auto-restart mode until the temperature decreases to around 80°C, when normal operation resumes.

**5. Soft-Start**: The FPS has an internal soft-start circuit that increases the VS-PWM comparator inverting input voltage, together with the SenseFET current, slowly after it starts up. The typical soft-start time is 5 ms. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. This helps prevent transformer saturation and reduces stress on the secondary diode during startup.

**6. Burst-Mode Operation**: To minimize power dissipation in standby mode, the FPS enters burst-mode operation. As the load decreases, the feedback voltage decreases. As shown in Figure 18, the device automatically enters burst mode when the feedback voltage drops below  $V_{BURL}$  (750 mV). At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}$  (850 mV), switching resumes. The feedback voltage then falls and the process repeats. Burst mode alternately enables and disables switching of the SenseFET, reducing switching loss in standby mode.



7. Advanced Valley Switching Operation: To minimize switching loss and Electromagnetic Interference (EMI), the MOSFET turns on when the drain voltage reaches its minimum value in VS converters. Due to the Discontinuous Conduction Mode (DCM) operation, the feedback voltage is not changed, despite the DC link voltage ripples, if the load condition is not changed. Since the slope of the drain current is changed depending on the DC link voltage, the turn-on duration of MOSFET is variable with the DC link voltage ripples. The switching period is changed continuously with the DC link voltage ripples. Not only the switching at the instant of the minimum drain voltage, but also the continuous change of the switching period, reduces EMI. V<sub>S</sub> converters inherently scatter the EMI spectrum.

Typical products for VSC turn the MOSFET on when the first valley is detected. In this case, the range of the switching frequency is very wide as a result of the load variations. At a very light-load, for example, the switching frequency can be as high as several hundred kHz. Some products for VSC, such as Fairchild's FSCQ-series, define the turn-on instant of SenseFET change at the first valley into at the second valley, when the load condition decreases under its predetermined level. The range of switching frequency narrows somewhat. For details, consult an FSCQ-series datasheet, such as:

http://www.fairchildsemi.com/pf/FS/FSCQ1265RT.html

The range of the switching frequency can be limited tightly in FSQ-series. Because a kind of blanking time  $(t_B)$  is adopted, as shown in Figure 19, the switching frequency has minimum and maximum values.

Once the SenseFET is enabled, the next start is prohibited during the blanking time ( $t_B$ ). After the blanking time, the controller finds the first valley within the duration of the valley detection window time ( $t_W$ ) (case A, B, and C). If no valley is found in  $t_W$ , the internal SenseFET is forced to turn on at the end of  $t_W$  (case D). Therefore, FSQ510 has minimum switching frequency of 94.3 kHz and maximum switching frequency of 132 kHz, typically, as shown in Figure 20.



Figure 20. Switching Frequency Range of the Advanced Valley Switching







SIDE VIEW





\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE AT <u>HTTP://WWW.FAIRCHILDSEMI.COM</u>, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### AUTHORIZED USE

Unless otherwise specified in this data sheet, this product is a standard commercial product and is not intended for use in applications that require extraordinary levels of quality and reliability. This product may not be used in the following applications, unless specifically approved in writing by a Fairchild officer: (1) automotive or other transportation, (2) military/aerospace, (3) any safety critical application – including life critical medical equipment – where the failure of the Fairchild product reasonably would be expected to result in personal injury, death or property damage. Customer's use of this product is subject to agreement of this Authorized Use policy. In the event of an unauthorized use of Fairchild's product, Fairchild accepts no liability in the event of product failure. In other respects, this product shall be subject to Fairchild's Worldwide Terms and Conditions of Sale, unless a separate agreement has been signed by both Parties.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Terms of Use

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### **PRODUCT STATUS DEFINITIONS**

| Definition of Terms      |                       |                                                                                                                                                                                                     |  |  |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |  |  |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                 |  |  |  |  |

Rev. 177