



# HI-508A HI-509A

# Single-Ended 8-Channel/Differential 4-Channel CMOS ANALOG MULTIPLEXERS

### **FEATURES**

- ANALOG OVERVOLTAGE PROTECTION: 70Vp-p
- NO CHANNEL INTERACTION DURING OVERVOLTAGE
- ESD RESISTANT
- BREAK-BEFORE-MAKE SWITCHING
- ANALOG SIGNAL RANGE: ±15V
- STANDBY POWER: 7.5mW typ
- TRUE SECOND SOURCE

# **DESCRIPTION**

The HI-508A is an 8-channel single-ended analog multiplexer and the HI-509A is a 4-channel differential multiplexer.

The HI-508A and HI-509A multiplexers have input overvoltage protection. Analog input voltages may exceed either power supply voltage without damaging the device or disturbing the signal path of other channels. The protection circuitry assures that signal fidelity is maintained even under fault conditions that would destroy other multiplexers. Analog inputs can withstand 70Vp-p signal levels and standard ESD tests. Signal sources are protected from short circuits should multiplexer power loss occur; each input presents a  $1k\Omega$  resistance under this condition. Digital inputs can also sustain continuous faults up to 4V greater than either supply voltage.

These features make the HI-508A and HI-509A ideal for use in systems where the analog signals originate from external equipment or separately powered sources.

The HI-508A and HI-509A are fabricated with Burr-Brown's dielectrically isolated CMOS technology. The multiplexers are available in a hermetic ceramic DIP or plastic DIP. Commercial (0°C to +75°C) and military (-55°C to +125°C) versions are available.

#### **FUNCTIONAL DIAGRAMS**





International Airport Industrial Park - P.O. Box 11400 - Tucson, Arizona 85734 - Tel. (602) 746-1111 - Twx: 910-952-1111 - Cable: BBRCORP - Telex: 66-6491

# BURR-BROWN CORP 97

#### **ELECTRICAL**

**SPECIFICATIONS** 

Supplies = +15V, -15V; VAH (Logic Level High) = +4.0V, VAL (Logic Level Low) = +0.8V unless otherwise specified.

|                                                                                                 |       | HI-508/HI-509A-2 |                |              | HI-508/HI-509A-5 |      |              |             |
|-------------------------------------------------------------------------------------------------|-------|------------------|----------------|--------------|------------------|------|--------------|-------------|
| PARAMETER                                                                                       | TEMP  | MIN              | TYP            | MAX          | MIN              | TYP  | MAX          | UNITS       |
| ANALOG CHANNEL CHARACTERISTICS                                                                  |       |                  |                |              |                  |      |              |             |
| V <sub>s</sub> , Analog Signal Range                                                            | Fuli  | -15              |                | +15          | -15              |      | +15          | V           |
| R <sub>ON</sub> , On Resistance <sup>(1)</sup>                                                  | +25°C | - ·              | 1.2            | 1.5          | l                | 1.5. | 1.8          | kΩ          |
| HON, Off Resistance                                                                             | Full  |                  | 1.5            | 1.8          | ŀ                | 1.8  | 2.0          | kΩ          |
| ls (OFF), Off Input Leakage Current                                                             | +25°C | 1                | 0.03           |              |                  | 0.03 |              | nΑ          |
| is (OFF), Oil lilput Leakage Outlett                                                            | Full  | l.               | 1              | 50           |                  |      | 50           | nΑ          |
| COREL Off Output Leakage Current                                                                | +25°C | İ                | 0.1            | 1            |                  | 0.1  |              | nΑ          |
| Ip (OFF), Off Output Leakage Current                                                            | Full  |                  |                | 200          |                  |      | 200          | nA          |
| HI-508A                                                                                         | Full  |                  | 1              | 100          |                  |      | 100          | nA          |
| HI-509A                                                                                         | +25°C | 1                | 4.0            |              |                  | 4.0  |              | nΑ          |
| I <sub>D</sub> (OFF) with Input Overvoltage Applied <sup>(2)</sup>                              |       | l l              | 7.0            | 2.0          |                  |      |              | μA          |
|                                                                                                 | Full  |                  | 0.1            | 2.0          | [                | 0.1  |              | nA          |
| ID (ON), On Channel Leakage Current                                                             | +25°C | l                | 0.1            | 200          | İ                | J    | 200          | nA          |
| HI-508A                                                                                         | Full  | 1                |                | 100          |                  |      | 100          | nA          |
| HI-509A                                                                                         | Full  | 1                |                | 100          | 1                |      | 100          | 117 (       |
| IDIFF Differential Off Output Leakage Current                                                   |       | j                |                |              |                  | l    | 50           | nA          |
| (HI-509A Only)                                                                                  | Full  |                  |                | 50           | ļ                |      | 50           | 110         |
| DIGITAL INPUT CHARACTERISTICS                                                                   |       |                  |                |              |                  | 1    | l l          |             |
| V <sub>AL</sub> , Input Low Threshold                                                           | Full  | ŀ                | 1              | 0.8          |                  | 1    | 0.8          | V           |
| V <sub>AH</sub> , Input High Threshold <sup>(3)</sup>                                           | Full  | 4.0              |                | l l          | 4.0              | 1    | Į Į          | V           |
| ин, input High Threshold<br>I <sub>A</sub> , input Leakage Current (High or Low) <sup>(4)</sup> | Full  | 1                | ì              | 1.0          |                  | 1    | 1.0          | μΑ          |
|                                                                                                 |       | +                | <del> </del>   | <del> </del> |                  |      |              |             |
| SWITCHING CHARACTERISTICS                                                                       |       | 1                | 0.5            |              | 1                | 0.5  |              | μs          |
| t <sub>A</sub> , Access Time                                                                    | +25°C |                  | 0.5            | 1.0          | Į.               | 0.0  | 1.0          | μs          |
|                                                                                                 | Full  |                  | 1              | 1.0          | 25               | 80   | '."          | ns          |
| topen, Break-Before-Make Delay                                                                  | +25°C | 25               | 80             |              | 25               | 300  | 1 1          | ns          |
| ton (EN), Enable Delay (ON)                                                                     | +25°C |                  | 300            | 500          | 1                | 300  | 1000         | ns          |
|                                                                                                 | Full  | · I              | 1              | 1000         |                  |      | 1000         |             |
| toff (EN), Enable Delay (OFF)                                                                   | +25°C | l                | 300            | 500          |                  | 300  |              | ns          |
| torr (214); 2114215 2 214) (214)                                                                | Full  |                  | 1              | 1000         | ı                |      | 1000         | ns          |
| Settling Time: (0.1%)                                                                           | +25°C |                  | 1.2            | 1            | 1                | 1.2  | 1 1          | μs          |
| (0.01%)                                                                                         | +25°C | 1                | 3.5            | 1            | 1                | 3.5  | 1            | μs          |
| "OFF Isolation" <sup>(5)</sup>                                                                  | +25°C | 50               | 68             |              | 50               | 68   |              | dB          |
| O (OFF) Channel Input Canaditance                                                               | +25°C | 1                | 5              |              |                  | 5    |              | pF          |
| Cs (OFF), Channel Input Capacitance                                                             | +25°C | 1                | 25             |              | 1                | 25   |              | pF          |
| C <sub>D</sub> (OFF), Channel Output Capacitance: HI-508A<br>HI-509A                            | +25°C | ì                | 12             |              | 1                | 12   | 1 1          | pF          |
|                                                                                                 | +25°C |                  | 5              |              |                  | 5    |              | рF          |
| C <sub>A</sub> , Digital Input Capacitance                                                      | 1     | 1                | 0.1            | 1            | 1                | 0.1  |              | pF          |
| C <sub>DS</sub> (OFF), Input to Output Capacitance                                              | +25°C |                  | - <del> </del> | <del> </del> | <del> </del>     | +    | <del> </del> | <del></del> |
| POWER REQUIREMENTS                                                                              |       | 1                | 1              | 1            | 1                |      |              | mW          |
| Pp. Power Dissipation                                                                           | Full  |                  | 7.5            | l            |                  | 7.5  | 1 00         |             |
| I+, Current <sup>(6)</sup>                                                                      | Full  | 1                | 0.5            | 2.0          |                  | 0.5  | 2.0          | mA          |
| I-, Current <sup>(6)</sup>                                                                      | Full  | 1                | 0.02           | 1.0          | 1                | 0.02 | 1.0          | mA          |

NOTES: (1)  $V_{0uT} = \pm 10V$ ,  $I_{0uT} = -100\mu A$ . (2) Analog overvoltage =  $\pm 33V$ . (3) To drive from DTL/TTL circuits,  $1k\Omega$  pull-up resistors to  $\pm 5.0V$  supply are recommended. (4) Digital input leakage is primarily due to the clamp diodes. Typical leakage is less than 1nA at 25°C. (5) V<sub>EN</sub> = 0.8V, R<sub>L</sub> = 1kΩ, C<sub>L</sub> = 15pF,  $V_s = 7V \text{rms}$ , f = 100 kHz. Worst-case isolation occurs on channel 4 due to proximity of the output pins. (6)  $V_{EN}$ ,  $V_A = 0V$  or 4.0V.

#### **TRUTH TABLES** HI-508A

#### "ON" CHANNEL EN None Н L Н 3 н Н Н Н 5 Н L Н L 6 Н н

#### HI-509A

| <b>A</b> 1 | Ao | EN | "ON"<br>CHANNEL<br>PAIR |
|------------|----|----|-------------------------|
| Х          | Х  | L  | None                    |
| L          | L  | Н  | 1                       |
| L          | н  | H  | 2                       |
| L          | L  | Н  | 3                       |
| н          | Н  | Н  | 4                       |

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.

# ABSOLUTE MAXIMUM RATINGS(1)

| Voltage between supply pins                                   |
|---------------------------------------------------------------|
| V+ to ground 22V   V- to ground 25V                           |
| Digital input overvoltage Ven, Va.: Vsupply (+) +4V           |
| V <sub>SUPPLY</sub> (-)4V<br>or 20mA, whichever occurs first. |
| Analog input overvoltage Vs: Vsupply (+)                      |
| V <sub>SUPPLY</sub> (—)                                       |
| Continuous current, S or D                                    |
| Power dissipation*                                            |
| HI-508A/509A-5 0°C to +/5°C                                   |
| Storage temperature range65°C to +150°C                       |
| *Derate 12.8mW/°C above T <sub>A</sub> = +75°C.               |

NOTE: (1). Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operation under any of these conditions is not necessarily implied.

#### **PRICES**

| MODEL       | 1-24    | . 25-99 | 100+    |
|-------------|---------|---------|---------|
| HI3-0508A-5 | \$10.45 | \$ 8.20 | \$ 7.35 |
| HI1-0508A-5 | 11.15   | 9.20    | 8.25    |
| HI1-0508A-2 | 25.15   | 20.85   | 17.35   |
| HI3-0509A-5 | 10.45   | 8.20    | 7.35    |
| HI1-0509A-5 | 11.15   | 9.20    | 8.25    |
| HI1-0509A-2 | 25.15   | 20.85   | 17.35   |

#### **ORDERING INFORMATION**

| MODEL       | DESCRIPTION  | TEMP RANGE | PACKAGE     |
|-------------|--------------|------------|-------------|
| HI3-0508A-5 | 8-Channel    | 0°C to     | 16-Pin      |
|             | Single-Ended | +75°C      | Plastic DIP |
| HI1-0508A-5 | 8-Channel    | 0°C to     | 16-Pin      |
|             | Single-Ended | +75°C      | CERDIP      |
| HI1-0508A-2 | 8-Channel    | −55°C to   | 16-Pin      |
|             | Single-Ended | +125°C     | CERDIP      |
| HI3-0509A-5 | 4-Channel    | 0°C to     | 16-Pin      |
|             | Differential | +75°C      | Plastic DIP |
| HI1-0509A-5 | 4-Channel    | 0°C to     | 16-Pin      |
|             | Differential | +75°C      | CERDIP      |
| HI1-0509A-2 | 4-Channel    | −55°C to   | 16-Pin      |
|             | Differential | +125°C     | CERDIP      |

#### **MECHANICAL**





Denotes Pin 1

Seating Plane

#### Plastic DIP Package



NOTE: Leads in true position within 0.010" (0.25mm) R at MMC at seating plane.

PINS: Pin material and plating composition conform to method 2003 (solderability) of MIL-STD-883 (except paragraph 3.2).

CASE: Plastic

|                | INCHES     |            | MILLIMETERS |            |  |
|----------------|------------|------------|-------------|------------|--|
| DIM            | MIN        | MAX        | MIN         | MAX        |  |
| Α              | .740       | .800       | 18.80       | 20.32      |  |
| A <sub>1</sub> | .725       | .785       | 18.42       | 19.94      |  |
| В              | .230       | .290       | 5.85        | 7.38       |  |
| B <sub>1</sub> | .200       | .250       | 5.09        | 6.36       |  |
| C              | .120       | .200       | 3.05        | 5.09       |  |
| D              | .015       | .023       | 0.38        | 0.59       |  |
| F              | .030       | .070       | 0.76        | 1.78       |  |
| G              | .100 E     | .100 BASIC |             | 2.54 BASIC |  |
| Τ              | 0.02       | 0.05       | 0.51        | 1.27       |  |
| J              | ,008       | .015       | 0.20        | 0.38       |  |
| К              | .070       | .150       | 1.78        | 3.82       |  |
| L              | .300 BASIC |            | 7.63 E      | ASIC       |  |
| М              | 0°         | 15°        | 0°          | 15°        |  |
| Z              | .010       | .030       | 0.25        | 0.76       |  |
| P              | .025       | .050       | 0.64        | 1.27       |  |

#### Ceramic DIP Package



NOTE: Leads in true position within 0.010" (0.25mm) R at MMC at seating plane.

|     | INCHES    |            | MILLIMETERS |            |  |  |
|-----|-----------|------------|-------------|------------|--|--|
| DIM | NIN       | MAX        | MIN         | MAX        |  |  |
| Α   | .760      | .885       | 19.30       | 22.48      |  |  |
| В   | .220      | .280       | 5.59        | 7.11       |  |  |
| O   |           | .200       | -           | 5.08       |  |  |
| D   | .015      | .023       | 0.38        | 0.58       |  |  |
| F   | .030      | .070       | 0.76        | 1.78       |  |  |
| G   | .100 l    | .100 BASIC |             | 2.54 BASIC |  |  |
| Н   | .030      | .095       | 0.76        | 2.41       |  |  |
| J   | .008      | .015       | 0.20        | 0.38       |  |  |
| K   | .100      | 1          | 2.54        | 1          |  |  |
| L   | 300 BASIC |            | 7.62 BASIC  |            |  |  |
| M   |           | 15°        | -           | 15°        |  |  |
| N   | .020      | .050       | 0.51        | 1.27       |  |  |

#### **PIN CONFIGURATIONS**



# DISCUSSION OF **PERFORMANCE**

#### DC CHARACTERISTICS

The static or DC transfer accuracy of transmitting the multiplexer input voltage to the output depends on the channel ON resistance (Ron), the load impedance, the source impedance, the load bias current and the multiplexer leakage current.

### Single-Ended Multiplexer Static Accuracy

The major contributors to static transfer accuracy for single-ended multiplexers are:

Source resistance loading error Multiplexer ON resistance error DC offset error caused by both load bias current and multiplexer leakage current.

#### Resistive Loading Errors

The source and load impedances will determine the input resistive loading errors. To minimize these errors:

- Keep loading impedance as high as possible. This minimizes the resisitive loading effects of the source resistance and multiplexer ON resistance. As a guideline, load impedances of 108Ω or greater will keep resistive loading errors to 0.002% or less for  $1000\Omega$ source impedances. A 10<sup>6</sup>Ω load impedance will increase source loading error to 0.2% or more.
- Use sources with impedances as low as possible. A 1000Ω source resistance will present less than 0.001% loading error and  $10k\Omega$  source resistance will increase source loading error to 0.01% with a 108 load impe-

Input resistive loading errors are determined by the following relationship: (see Figure 1)

Source and Multiplexer Resistive Loading Error

$$\frac{\epsilon_{(R_S + R_{ON})}}{\epsilon_{(R_S + R_{ON})}} = \frac{R_S + R_{ON}}{R_S + R_{ON} + R_L} \times 100\%$$

where R<sub>s</sub> = source resistance

 $R_L = load resistance$ 

 $R_{ON} = multiplexer ON resistance$ 

#### **Input Offset Voltage**

Bias current generates an input OFFSET voltage as result of the IR drop across the multiplexer ON resistance and source resistance. A load bias current of 10nA will generate an offset voltage of  $20\mu V$  if a  $1k\Omega$  source is used. In general, for the HI-508A, the OFFSET voltage at the output is determined by:

$$V_{OFFSET} = (I_B + I_L) (R_{ON} + R_S)$$

where I<sub>B</sub> = Bias current of device multiplexer is driving

I<sub>L</sub> = Multiplexer leakage current

R<sub>ON</sub> = Multiplexer ON resistance

 $R_s = Source resistance$ 

#### **Differential Multiplexer Static Accuracy**

Static accuracy errors in a differential multiplexer are difficult to control, especially when it is used for multiplexing low-level signals with full-scale ranges of 10mV to 100mV.

The matching properties of the multiplexer, source and output load play a very important part in determining the transfer accuracy of the multiplexer. The source impedance unbalance, common-mode impedance, load bias current mismatch, load differenital impedance mismatch, and common-mode impedance of the load all contribute errors to the multiplexer. The multiplexer ON resistance mismatch, leakage current mismatch and ON resistance also contribute to differenital errors.

The effects of these errors can be minimized by following the general guidelines described in this section, especially for low-level multiplexing applications. Refer to Figure 2.

#### **Load (Output Device) Characteristics**

- Use devices with very low bias current. Generally, FET input amplifiers should be used for low-level signals less than 50mV FSR. Low bias current bipolar input amplifiers are acceptable for signal ranges higher than 50mV FSR. Bias current matching will determine the input offset.
- The system DC common-mode rejection (CMR) can never be better than the combined CMR of the multiplexer and driven load. System CMR will be less than the device which has the lower CMR figure.
- Load Impedances, differenital and common-mode, should be  $10^{10}\Omega$  or higher.



FIGURE 1. HI-508A DC Accuracy Equivalent Circuit.



FIGURE 2. HI-509A DC Accuracy Equivalent Circuit.

#### **Source Characteristics**

- The source impedance unbalance will produce offset, common-mode and channel-to-channel gain-scatter errors. Use sources which do not have large impedance unbalances if at all possible.
- Keep source impedances as low as possible to minimize resistive loading errors.
- Minimize ground loops. If signal lines are shielded, ground all shields to a common point at the system analog common.

If the HI-509A is used for multiplexing high-level signals of ±1V to ±10V full-scale ranges, the foregoing precautions should still be taken, but the parameters are not as critical as for low-level signal applications.

### **DYNAMIC CHARACTERISTICS Settling Time**

The gate-to-source and gate-to-drain capacitance of the CMOS FET switches, the RC time constants of the source and the load determine the settling time of the multiplexer.

Governed by the charge transfer relation i = C(dV/dt), the charge currents transferred to both load and source by the analog switches are determined by the amplitude and rise time of the signal driving the CMOS FET switches and the gate-to-drain and gate-to-source junction capacitances as shown in Figures 3 and 4. Using this relationship, one can see that the amplitude of the switching transients, seen at the source and load, decrease proportionally as the capacitance of the load and source increase. The tradeoff for reduced switching transient amplitude is increased settling time. In effect, the amplitude of the transients seen at the source and load are:

$$dV_L = (i/C) dt$$

where i = C (dV/dt) of the CMOS FET switches C = load or source capacitance

The source must then redistribute this charge, and the effect of source resistance on settling time is shown in the Typical Performance Curves. This graph shows the settling time for a 20V step change on the input. The settling time for smaller step changes on the input will be less than that shown in the curve.



FIGURE 3. Settling Time Effects—HI-508A.



FIGURE 4. Settling and Common-Mode Effects-HI-509A.

#### **Switching Time**

This is the time required for the CMOS FET to turn ON after a new digital code has been applied to the Channel Address inputs. It is measured from the 50 percent point of the address input signal to the 90 percent point of the analog signal seen at the output for a 10V signal change between channels.

#### Crosstalk

Crosstalk is the amount of signal feethrough from the three (HI-509A) or seven (HI-508A) OFF channels appearing at the multiplexer output. Crosstalk is caused by the voltage divider effect of the OFF channel OFF resistance and junction capacitances in series with the Ron and Rs impedances of the ON channel. Crosstalk is measured with a 20Vp-p 1kHz sine wave applied to all OFF channels. The crosstalk for these multiplexers is shown in the Typical Performance Curves.

#### Common-Mode Rejection (HI-509A Only)

The matching properties of the load, multiplexer and source affect the common-mode rejection (CMR) capability of a differentially multiplexed system. CMR is the ability of the multiplexer and input amplifier to reject signals that are common to both inputs, and to pass on only the signal difference to the output. For the HI-509A, protection is provided for common-mode signals of ±20V above the power supply voltages with no damage to the analog switches.

The CMR of the HI-509A and Burr-Brown's INA110 Instrumentation Amplifier is 110dB at DC to 10Hz (G = 100) with a 6dB/octave rolloff to 70dB at 1000Hz. This measurement of CMR is shown in the Typical Performance Curves and is made with a Burr-Brown model INAIIO Instrumentation Amplifier connected for gains of 10, 100, and 500.

Factors which will degrade multiplexer and system DC CMR are:

- Amplifier bias current and differential impedance mismatch
- Load impedance mismatch
- Multiplexer impedance and leakage current mismatch
- Load and source common-mode impedance

AC CMR rolloff is determined by the amount of commonmode capacitances (absolute and mismatch) from each signal line to ground. Larger capacitances will limit CMR at higher frequencies; thus, if good CMR is desired at higher frequencies, the common-mode capacitances and unbalance of signal lines and multiplexer-toamplifier wiring must be minimized. Use twisted-shieldedpair signal lines wherever possible.

#### TYPICAL DYNAMIC PERFORMANCE CURVES

Typical at +25°C unless otherwise noted.







Typical at +25°C unless otherwise noted.



#### PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS



# PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS (CONT)



## PERFORMANCE CHARACTERISTICS AND TEST CIRCUITS (CONT)



# INSTALLATION AND OPERATING INSTRUCTIONS

The ENABLE input, pin 2, is included for expansion of the number of channels on a single node as illustrated in Figure 5. With ENABLE line at a logic 1, the channel is selected by the 2-bit (HI-509A) or 3-bit (HI-508A) Channel Select Address (shown in the Truth Tables). If ENABLE is at logic 0, all channels are turned OFF, even if the Channel Adddress Lines are active. If the ENABLE line is not to be used, simply tie it to +V<sub>SUPPLY</sub>.

If the +15V and/or -15V supply voltage is absent or shorted to ground, the HI-509A and HI-508A multiplexers will not be damaged; however, some signal feedthrough to the output will occur. Total package power dissipation must not be exceeded.

For best settling speed, the input wiring and interconnections between multiplexer output and driven devices should be kept as short as possible. When driving the digital inputs from TTL, open collector output with pullup resistors are recommended.

To preserve common-mode rejection of the HI-509A, use twisted-shielded pair wire for signal lines and inter-tier connections and/or multiplexer output lines. This will help common-mode capacitance balance and reduce stray signal pickup. If shields are used, all shields should be connected as closely as possible to system analog common or to the common-mode guard driver.

#### **CHANNEL EXPANSION**

#### Single-Ended Multiplexer (HI-508A)

Up to 32 channels (four multiplexers) can be connected to a single node, or up to 64 channels using nine HI-508A multiplexers on a two-tiered structure as shown in Figures 5 and 6.



FIGURE 5. 32-Channel, Single-Tier Expansion.



FIGURE 6. Channel Expansion Up to 64 Channels Using  $8 \times 8$  Two-Tiered Expansion.

#### Differential Multiplexer (HI-509A)

Single or multitiered configurations can be used to expand multiplexer channel capacity up to 32 channels using a  $32 \times 1$  or 16 channels using a  $4 \times 4$  configuration.

#### Single-Node Expansion

The 32 × 1 configuration is simply eight (HI-509A) units tied to a single node. Programming is accomplished with a 5-bit counter, using the 2LSBs of the counter to control Channel Address inputs Ao and A1 and the 3MSBs of the counter to drive a 1-of-8 decoder. The 1-of-8 decoder then is used to drive the ENABLE inputs (pin 2) of the HI-509A multiplexers.

#### **Two-Tier Expansion**

Using a  $4 \times 4$  two-tier structure for expansion to 16 channels, the programming is simplified. A 4-bit counter output does not require a 1-of-8 decoder. The 2LSBs of the counter drive the A<sub>0</sub> and A<sub>1</sub> inputs of the four firsttier multiplexers and the 2MSBs of the counter are applied to the A<sub>0</sub> and A<sub>1</sub> inputs of the second-tier multiplexer.

#### Single vs Multitiered Channel Expansion

In addition to reducing programming complexity, twotier configuration offers the added advantages over single-node expansion of reduced OFF channel current leakage (reduced OFFSET), better CMR, and a more reliable configuration if a channel should fail in the ON condition (short). Should a channel fail ON in the single-node configuration, data cannot be taken from any channel, whereas only one channel group is failed (4 or 8) in the multitiered configuration.